Open main menu
Home
Random
Recent changes
Special pages
Community portal
Preferences
About Wikipedia
Disclaimers
Incubator escapee wiki
Search
User menu
Talk
Dark mode
Contributions
Create account
Log in
Editing
Physical layer
(section)
Warning:
You are not logged in. Your IP address will be publicly visible if you make any edits. If you
log in
or
create an account
, your edits will be attributed to your username, along with other benefits.
Anti-spam check. Do
not
fill this in!
=== Ethernet physical transceiver === [[File:Micrel KS8721CL on mainboard of Surf@home II-7778.jpg|thumb|[[Ray Zinn|Micrel]] KS8721CL β 3.3 V single power supply 10/100BASE-TX/FX MII physical layer transceiver]] The '''Ethernet PHY''' is a component that operates at the physical layer of the [[OSI model|OSI network model]]. It implements the physical layer portion of the Ethernet. Its purpose is to provide analog signal physical access to the link. It is usually interfaced with a [[media-independent interface]] (MII) to a MAC chip in a [[microcontroller]] or another system that takes care of the higher layer functions. More specifically, the Ethernet PHY is a chip that implements the hardware send and receive function of Ethernet [[Data frame|frame]]s; it interfaces between the analog domain of [[Ethernet physical layer | Ethernet's line modulation]] and the digital domain of link-layer [[Media Independent Interface|packet signaling]].<ref>{{cite web|url=http://electronics.stackexchange.com/questions/75596/what-is-the-difference-between-phy-and-mac-chip |title=microcontroller - what is the difference between PHY and MAC chip - Electrical Engineering Stack Exchange |publisher=Electronics.stackexchange.com |date=2013-07-11 |access-date=2015-11-18}}</ref> The PHY usually does not handle MAC addressing, as that is the [[data link layer|link layer]]'s job. Similarly, [[Wake-on-LAN]] and [[Network booting|Boot ROM]] functionality is implemented in the [[network interface card]] (NIC), which may have PHY, MAC, and other functionality integrated into one chip or as separate chips. Common Ethernet interfaces include fiber or two to four copper pairs for data communication. However, there now exists a new interface, called Single Pair Ethernet (SPE), which is able to utilize a single pair of copper wires while still communicating at the intended speeds. [[Texas Instruments]] DP83TD510E<ref>{{cite web |title=DP83TD510E Ultra Low Power 802.3cg 10Base-T1L 10M Single Pair Ethernet PHY |url=https://www.ti.com/lit/ds/symlink/dp83td510e.pdf?ts=1602524952891&ref_url=https%253A%252F%252Fwww.ti.com%252Fproduct%252FDP83TD510E |website=Texas Instruments |access-date=12 October 2020}}</ref> is an example of a PHY which uses SPE. Examples include the [[Microsemi]] SimpliPHY and SynchroPHY VSC82xx/84xx/85xx/86xx family, [[Marvell Technology Group|Marvell]] Alaska 88E1310/88E1310S/88E1318/88E1318S Gigabit Ethernet transceivers, Texas Instruments DP838xx family<ref>{{cite web |title=Ethernet PHYs |url=https://www.ti.com/interface/ethernet/phys/overview.html |website=Texas Instruments |access-date=12 October 2020}}</ref> and offerings from Intel<ref>[http://www.intel.com/content/dam/doc/brochure/ethernet-controllers-phys-brochure.pdf Intel PHY controllers brochure]</ref> and ICS.<ref>[http://netwinder.osuosl.org/pub/netwinder/docs/nw/PHY/1890.pdf osuosl.org - ICS1890 10Base-T/100Base-TX Integrated PHYceiver datasheet]</ref>
Edit summary
(Briefly describe your changes)
By publishing changes, you agree to the
Terms of Use
, and you irrevocably agree to release your contribution under the
CC BY-SA 4.0 License
and the
GFDL
. You agree that a hyperlink or URL is sufficient attribution under the Creative Commons license.
Cancel
Editing help
(opens in new window)